NRXFERGATE - MapleSim Help
For the best experience, we recommend viewing online help using Google Chrome or Microsoft Edge.

Online Help

All Products    Maple    MapleSim


NRXFERGATE

Transfer-gate with active-high enable and reduced output strength

 

Description

Connections

Parameters

Modelica Standard Library

Description

The NRXFERGATE component models a tristate buffer with an active-high enable input and reduced output strength.

The truth table for the device is

DataIn

Enable

DataOut

*

U

U

*

X

UW

*

0

Z

*

1

DataIn, Strength Reduced

*

Z

UW

*

W

UW

*

L

Z

*

H

DataIn, Strength Reduced

*

-

UW

where UW={UdataIn=UWotherwise and Strength Reduced means 0L,1H,XW

The tHL and tLH parameters specify the output transition delay. If the signal goes from low to high, the delay to the output is tLH; if the signal width is less than tLH then the output does not change. Conversely for tHL.

Connections

Name

Description

Modelica ID

enable

Logic input; high enables the output

enable

x

Logic input

x

y

Logic output

y

Parameters

Name

Default

Units

Description

Modelica ID

tHL

0

s

High to low transition delay

tHL

tLH

0

s

Low to high transition delay

tLH

Modelica Standard Library

The component described in this topic is from the Modelica Standard Library. To view the original documentation, which includes author and copyright information, click here.

See Also

Digital Components

Digital Tristates

Electrical Library